$\qquad$
$\qquad$

1) (POINTS 14/40) Consider the following snippet of code running on a single-dispatch processor using Tomasulo's algorithm to perform the dynamic scheduling of instructions. The program performs a search within a vector. Initially, R1 $=0$.

| etic: | LD | R2, $0(\mathrm{R} 1)$ | ; read Xi |
| :--- | :--- | :--- | :--- |
|  | ADDI | R2, R2, 1 | ; increments Xi |
|  | SD | R2, 0(R1) | ; write Xi |
|  | ADDI | R1, R1, 4 | ; update R1 |
|  | BNE | R2, R0, etic | ; continue to loop if false |

Working hypothesis:

- the loop executes speculatively in terms of direction (always taken) but not regarding the branch condition; case A) no-speculation on branch condition; case B) speculation on branch condition;
- the issue stage (I) calculates the address of the actual reads and writes;
- reads require 2 clock cycles; writes take 0 cycles (they are written in a write-buffer + split-cache)
- when accessing memory $(\mathrm{M})$, writes have precedence over reads and must be executed in-order
- there's only one CDB
- dispatch stage ( P ) and complete stage $(\mathrm{W})$ require 1 clock cycle
- there are separated integer units for the calculation of the actual address, for arithmetic and logical operations, for the evaluation of the branch condition
- the functional units do not take advantage of pipelining techniques internally (reservation stations are busy until the end of CDB-write, except for Stores)
- the load queue has 5 slots; the store queue has 5 slots (writes wait for the operand in the queue buffer, i.e., in the execution stage)
- the rest of the processor and has the following characteristics

| Type of Functional Unit | No. of Functional Units | Cycles for stage I | No. of reservation stations |
| :--- | :--- | :--- | :--- |
| Integer (effective addr.) | 1 | 1 | 2 |
| Integer (op. A-L) | 1 | 1 | 2 |
| Integer (branch calc.) | 1 | 1 | 2 |

Complete the following chart until the end of the third iteration of the code fragment above, both in the case of no speculation on branch condition (case A) that in the case of speculation on branch condition (case B).

| Iteraz. | Istruzione | P: Dispatch <br> (clock) | I+X: <br> Issue + Exec <br> (start-stop) | M: MEM <br> ACCESS <br> (clock) | W: CDB- <br> write <br> (clock) | C: Complete <br> (clock) | Commenti |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | LD | R2,0 (R1) |  |  |  |  |  |
| $\ldots$ | $\ldots$ |  |  |  |  |  |  |
| $\ldots$ | $\ldots$ |  |  |  |  |  |  |

2) (POINTS 6/40) Given the sequence $\mathrm{P} 1: \mathrm{R}, \mathrm{P} 2$ : W, P3: R, P1: W, P2: R, P3: W (Px: $\mathrm{R}=$ read by the processor Px, Px:W write by the processor Px), with respect to a certain variable ' $a$ ', show for each processor the sequence of states, and transactions on the bus that occur in a multiprocessor UMA with write-back cache of each processor and coherence protocol DRAGON.
3) (POINTS 8/40) Explain the operation and draw a diagram of a PAp branch 2-level predictor with a 12-bit BSHR and size $2^{12} \times 2$ bit for the PHT.
4) (POINTS 6/40) Explain the operation of the Reorder Buffer by making reference to a superscalar processor with dynamic scheduling as described in the question no. 1 but with dual dispatch.
5) (POINTS 6/40) Write a CUDA program to perform in parallel the matrix multiplication of two square matrices of size $1024 \times 1024$.

## EXERCISE 1

CASE A (no speculation on branch condition: dispatch WAITS for branch condition verification):

| Iter. | Instruction | $\begin{aligned} & \hline \begin{array}{l} \text { P: Dispatch } \\ \text { (start-stop) } \end{array} \end{aligned}$ | $\begin{aligned} & \text { I+X: } \\ & \text { Issue+Exec } \\ & \text { (start-stop) } \end{aligned}$ | $\begin{aligned} & \text { M: MEM } \\ & \text { ACCESS (clock) } \end{aligned}$ | W: CDB-writ (clock) | $\begin{aligned} & \hline \text { C: Commit } \\ & \text { (clock) } \end{aligned}$ | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | LD R2,0(R1) | 1-5 | 2 | 3-4 | -5 | 6 |  |
| 1 | ADDI R2, R2, 1 | 2-7 | 6 |  | (7) | 8 | I waits R2 from 1/LW |
| 1 | SD R2, 0 (R1) | 3-3 | 4-7 | 8 |  | 9 | M waits R2 from 1/ADDI_R2 |
| 1 | ADDI R1, R1, 4 | 4-6 | 5 |  | 6 | 10 |  |
| 1 | BNE R2, R0, etic | 5-8 | 8 |  |  | 11 | I waits R2 from 1/ADDI R2 |
| 2 | LD R2,0 (R1) | (9-13) | - 10 | 11-12 | (13) | 14 | P waits decision su 1/BNE |
| 2 | ADDI R2, R2, 1 | 10-15 | 14 | - | (15) | 16 | I waits R2 from 2/LW |
| 2 | SD R2, 0 (R1) | 11-16 | 12-15 | 16 |  | 17 | M waits R2 from 2/ADDI_R2 |
| 2 | ADDI R1, R1, 4 | 12-14 | 13 |  | 14 | 18 |  |
| 2 | BNE R2, R0, etic | 13-16 | 16 |  |  | 19 | I waits R2 from 2/ADDI R2 |
| 3 | LD R2, 0 (R1) | (17-21) | 18 | 19-20 | (21) | 22 | P waits decision su 2/BNE |
| 3 | ADDI R2, R2, 1 | 18-23 | 22 | $\stackrel{\square}{5}$ | (23) | 24 | I waits R2 from 3/LW |
| 3 | SD R2, 0 (R1) | 19-24 | 20-23 | 24 |  | 25 | M waits R2 from 3/ADDI_R2 |
| 3 | ADDI R1, R1, 4 | 20-22 | 21 |  | 22 | 26 |  |
| 3 | BNE R2, R0, etic | 21-24 | 24 |  |  | 27 | I waits R2 from 3/ADDI R2 |

CASE B (speculation: dispatch DOES NOT WAIT for branch condition verification):

| Iter. | Instruction | $\begin{aligned} & \hline \text { P: Dispatch } \\ & \text { (start-stop) } \end{aligned}$ | $\begin{aligned} & \text { I+X: } \\ & \text { Issue+Exec } \\ & \text { (start-stop) } \end{aligned}$ | M: MEM  <br> ACCESS (clock) W: CDB-write <br> (clock) | $\begin{aligned} & \text { C: Commit } \\ & \text { (clock) } \end{aligned}$ | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | LD R2,0(R1) | 1-5 | 2 | $3-4$ 5 | 6 |  |
| 1 | ADDI R2, R2, 1 | 2-7 | 6 | $\longleftarrow 7$ | 8 | I waits R2 from 1/LW |
| 1 | SD R2, 0 (R1) | 3-3 | 4 | 85 | 9 | M waits R2 from 1/ADDI_R2 |
| 1 | ADDI R1, R1, 4 | 4-6 | 5 | (6) | 10 |  |
| 1 | BNE R2, R0, etic | 5-8 | 8 | - | 11 | I waits R2 from 1/ADDI_R2 |
| 2 | LD R2,0 (R1) | 6-10 | 7 | - 8-9 (10) | 12 | I waits R1 from 1/ADD R1 |
| 2 | ADDI R2, R2, 1 | 7-12 | 11 | $\sim 12$ | 13 | I waits R2 from 2/LW |
| 2 | SD R2, 0 (R1) | 8-8 | 9 | 13 | 14 | M waits R2 from 2/ADDI R2 |
| 2 | ADDI R1, R1, 4 | 9-11 | 10 | 11 | 15 |  |
| 2 | BNE R2, R0, etic | 10-13 | 13 |  | 16 | I waits R2 from 2/ADDI_R2 |
| 3 | LD R2,0 (R1) | 11-15 | 12 | 13-14 (15) | 17 |  |
| 3 | ADDI R2, R2, 1 | 12-17 | 16 | -17) | 18 | I waits R2 from 3/LW |
| 3 | SD R2, 0 (R1) | 13-13 | 14 | 18 | 19 | I waits R2 from 3/ADDI R2 |
| 3 | ADDI R1, R1, 4 | 14-16 | 15 | 16 | 20 |  |
| 3 | BNE R2, R0, etic | 15-18 | 18 |  | 21 | I waits R2 from 3/ADDI_R2 |

